



## LM7332 Dual Rail-to-Rail Input/Output 30V, Wide Voltage Range, High Output Operational Amplifier

### **General Description**

The LM7332 is a dual rail-to-rail input and output amplifier with a wide operating temperature range (-40°C to +125°C) which meets the needs of automotive, industrial and power supply applications. The LM7332 has the output current of 100 mA which is higher than that of most monolithic op amps. Circuit designs with high output current requirements often need to use discrete transistors because many op amps have low current output. The LM7332 has enough current output to drive many loads directly, saving the cost and space of the discrete transistors.

The exceptionally wide operating supply voltage range of 2.5V to 32V alleviates any concerns over functionality under extreme conditions and offers flexibility of use in a multitude of applications. Most of this device's parameters are insensitive to power supply variations: this design enhancement is another step in simplifying usage. Greater than rail-to-rail input common mode voltage range allows operation in many applications, including high side and low side sensing, without exceeding the input range.

The LM7332 can drive unlimited capacitive loads without oscillations.

The LM7332 is offered in the 8-pin MSOP and SOIC packages.

### Features

 $(V_S = \pm 15V, T_A = 25^{\circ}C, \text{ typical values unless specified.})$ 

- Wide supply voltage range 2.5V to 32V 0.3V beyond rails
- Wide input common mode voltage
- -Output short circuit current >100 mA
- High output current (1V from rails) ±70 mA
- GBWP 21 MHz Slew rate
- 15.2 V/us Capacitive load tolerance Unlimited
- Total supply current
- 2.0 mA Temperature range -40°C to +125°C
- Tested at -40°C, +125°C, and 25°C at 5V, ±5V, ±15V

## Applications

- MOSFET and power transistor driver
- Replaces discrete transistors in high current output circuits
- Instrumentation 4-20 mA current loops
- Analog data transmission
- Multiple voltage power supplies and battery chargers
- High and low side current sensing
- Bridge and sensor driving
- Digital to analog converter output

## **Key Graphs**



Large Signal Step Response for Various Capacitive Loads



## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| ESD Tolerance (Note 2)                                             |                 |
|--------------------------------------------------------------------|-----------------|
| Human Body Model                                                   | 2 kV            |
| Machine Model                                                      | 200V            |
| V <sub>IN</sub> Differential                                       | ±10V            |
| Output Short Circuit Duration                                      | (Notes 3, 9)    |
| Supply Voltage (V <sub>S</sub> = V <sup>+</sup> - V <sup>-</sup> ) | 35V             |
| Voltage at Input/Output pins                                       | V+ +0.3V, V0.3V |
| Storage Temperature Range                                          | –65°C to +150°C |

| Junction Temperature (Note 4)    | +150°C |
|----------------------------------|--------|
| Soldering Information:           |        |
| Infrared or Convection (20 sec.) | 235°C  |
| Wave Soldering (10 sec.)         | 260°C  |

## **Operating Ratings**

| Supply Voltage (V <sub>S</sub> = V <sup>+</sup> - V <sup>-</sup> ) | 2.5V to 32V     |
|--------------------------------------------------------------------|-----------------|
| Temperature Range(Note 4)                                          | –40°C to +125°C |
| Package Thermal Resistance, $\theta_{\text{JA}}$ (Note 4)          |                 |
| 8-Pin MSOP                                                         | 235°C/W         |
| 8-Pin SOIC                                                         | 165°C/W         |

## 5V Electrical Characteristics (Note 5)

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}C$ , V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = 0.5V, V<sub>O</sub> = 2.5V, and R<sub>L</sub> > 1 M $\Omega$  to 2.5V. **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                                 | Condition                                                                        | Min<br>(Note 7)     | Typ<br>(Note 6) | Max<br>(Note 7)     | Units       |
|--------------------|-------------------------------------------|----------------------------------------------------------------------------------|---------------------|-----------------|---------------------|-------------|
| V <sub>OS</sub>    | Input Offset Voltage                      | $V_{CM} = 0.5V$ and $V_{CM} = 4.5V$                                              | -4<br>-5            | ±1.6            | +4<br>+ 5           | mV          |
| TC V <sub>OS</sub> | Input Offset Voltage<br>Temperature Drift | $V_{CM} = 0.5V$ and $V_{CM} = 4.5V$<br>(Note 10)                                 |                     | ±2              |                     | µV/°C       |
| I <sub>B</sub>     | Input Bias Current                        | (Note 11)                                                                        | -2.0<br><b>-2.5</b> | ±1.0            | +2.0<br><b>+2.5</b> | μA          |
| I <sub>OS</sub>    | Input Offset Current                      |                                                                                  |                     | 20              | 250<br><b>300</b>   | nA          |
| CMRR               | Common Mode Rejection Ratio               | $0V \le V_{CM} \le 3V$                                                           | 67<br><b>65</b>     | 80              |                     | dD          |
|                    |                                           | $0V \le V_{CM} \le 5V$                                                           | 62<br><b>60</b>     | 70              |                     | uв          |
| PSRR               | Power Supply Rejection Ratio              | 5V ≤ V+ ≤ 30V                                                                    | 78<br><b>74</b>     | 100             |                     | dB          |
| CMVR               | Input Common Mode Voltage<br>Range        | CMRR > 50 dB                                                                     |                     | -0.3            | -0.1<br><b>0.0</b>  | v           |
|                    |                                           |                                                                                  | 5.1<br><b>5.0</b>   | 5.3             |                     |             |
| A <sub>VOL</sub>   | Large Signal Voltage Gain                 | $0.5V \le V_{O} \le 4.5V$<br>R <sub>L</sub> = 10 k $\Omega$ to 2.5V              | 70<br>65            | 77              |                     | dB          |
| Vo                 | Output Swing<br>High                      | $R_L = 10 k\Omega$ to 2.5V<br>V <sub>ID</sub> = 100 mV                           |                     | 60              | 150<br><b>200</b>   |             |
|                    |                                           | $R_L = 2 k\Omega$ to 2.5V<br>V <sub>ID</sub> = 100 mV                            |                     | 100             | 300<br><b>350</b>   | mV from     |
|                    | Output Swing<br>Low                       | $R_L = 10 \text{ k}\Omega \text{ to } 2.5 \text{V}$<br>V <sub>ID</sub> = -100 mV |                     | 5               | 150<br><b>200</b>   | either rail |
|                    |                                           | $R_L = 2 k\Omega$ to 2.5V<br>$V_{ID} = -100 \text{ mV}$                          |                     | 20              | 300<br><b>350</b>   |             |
| I <sub>SC</sub>    | Output Short Circuit Current              | Sourcing from V <sup>+</sup> , V <sub>ID</sub> = 200 mV<br>(Note 9)              | 60                  | 90              |                     |             |
|                    |                                           | Sinking to V <sup>-</sup> , $V_{ID} = -200 \text{ mV}$<br>(Note 9)               | 60                  | 90              |                     | mA          |
| I <sub>OUT</sub>   | Output Current                            | $V_{ID} = \pm 200 \text{ mV}, V_O = 1 \text{V}$ from rails                       |                     | ±55             |                     | mA          |

| Symbol         | Parameter                    | Condition                                                 | Min      | Тур      | Max      | Units  |
|----------------|------------------------------|-----------------------------------------------------------|----------|----------|----------|--------|
|                |                              |                                                           | (Note 7) | (Note 6) | (Note 7) |        |
| Is             | Total Supply Current         | No Load, $V_{CM} = 0.5V$                                  |          | 1.5      | 2.3      | m۸     |
|                |                              |                                                           |          |          | 2.6      |        |
| SR             | Slew Rate (Note 8)           | $A_V = +1$ , $V_I = 5V$ Step, $R_I = 1$ M $\Omega$ ,      |          | 12       |          | V/µs   |
|                |                              | C <sub>L</sub> = 10 pF                                    |          |          |          |        |
| f <sub>u</sub> | Unity Gain Frequency         | $R_{L} = 10 \text{ M}\Omega, C_{L} = 20 \text{ pF}$       |          | 7.5      |          | MHz    |
| GBWP           | Gain Bandwidth Product       | f = 50 kHz                                                |          | 19.3     |          | MHz    |
| e <sub>n</sub> | Input Referred Voltage Noise | f = 2 kHz                                                 |          | 14.8     |          | nV/√Hz |
| i <sub>n</sub> | Input Referred Current Noise | f = 2 kHz                                                 |          | 1.35     |          | pA/√Hz |
| THD+N          | Total Harmonic Distortion    | $A_V = +2, R_I = 100 \text{ k}\Omega, f = 1 \text{ kHz},$ |          | -84      |          | dB     |
|                | +Noise                       | $V_0 = 4 V_{PP}$                                          |          |          |          |        |
| CT Rej.        | Crosstalk Rejection          | f = 3 MHz, Driver $R_1 = 10 k\Omega$                      |          | 68       |          | dB     |

**±5V Electrical Characteristics** (Note 5) Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}$ C, V<sup>+</sup> = +5V, V<sup>-</sup> = -5V, V<sub>CM</sub> = 0V, V<sub>O</sub> = 0V, and R<sub>L</sub> > 1 MΩ to 0V. Boldface limits apply at the temperature extremes.

| Symbol             | Parameter                          | Condition                                                           | Min                  | Тур      | Max                 | Units       |
|--------------------|------------------------------------|---------------------------------------------------------------------|----------------------|----------|---------------------|-------------|
|                    |                                    |                                                                     | (Note 7)             | (Note 6) | (Note 7)            |             |
| V <sub>os</sub>    | Input Offset Voltage               | $V_{CM} = -4.5V$ and $V_{CM} = 4.5V$                                | -4<br>-5             | ±1.6     | +4<br><b>+5</b>     | mV          |
| TC V <sub>OS</sub> | Input Offset Voltage               | $V_{CM} = -4.5V$ and $V_{CM} = 4.5V$                                |                      | ±2       |                     | μV/°C       |
|                    | Temperature Drift                  | (Note 10)                                                           |                      |          |                     |             |
| I <sub>B</sub>     | Input Bias Current                 | (Note 11)                                                           | -2.0<br>- <b>2.5</b> | ±1.0     | +2.0<br><b>+2.5</b> | μA          |
| I <sub>OS</sub>    | Input Offset Current               |                                                                     |                      | 20       | 250<br><b>300</b>   | nA          |
| CMRR               | Common Mode Rejection Ratio        | $-5V \le V_{CM} \le 3V$                                             | 74                   | 88       |                     |             |
|                    |                                    |                                                                     | 75                   |          |                     | dB          |
|                    |                                    | $-5V \le V_{CM} \le 5V$                                             | 70<br>65             | 74       |                     |             |
| PSRR               | Power Supply Rejection Ration      | $5V \le V^+ \le 30V, V_{CM} = -4.5V$                                | 78<br>74             | 100      |                     | dB          |
| CMVR               | Input Common Mode Voltage<br>Range | CMRR > 50 dB                                                        |                      | -5.3     | –5.1<br><b>–5</b>   | N           |
|                    |                                    |                                                                     | 5.1<br><b>5.0</b>    | 5.3      |                     |             |
| A <sub>VOL</sub>   | Large Signal Voltage Gain          | $-4V \le V_{O} \le 4V$                                              | 72                   | 80       |                     |             |
|                    |                                    | $R_L = 10 k\Omega$ to 0V                                            | 70                   |          |                     | ab a        |
| Vo                 | Output Swing                       | R <sub>i</sub> = 10 kΩ to 0V                                        |                      | 75       | 250                 |             |
| C C                | High                               | $V_{ID} = 100 \text{ mV}$                                           |                      |          | 300                 |             |
|                    |                                    | $R_1 = 2 k\Omega$ to 0V                                             |                      | 125      | 350                 |             |
|                    |                                    | $V_{ID} = 100 \text{ mV}$                                           |                      |          | 400                 | mV from     |
|                    | Output Swing                       | $R_L = 10 \text{ k}\Omega \text{ to } 0\text{V}$                    |                      | 10       | 250                 | either rail |
|                    | Low                                | $V_{ID} = -100 \text{ mV}$                                          |                      |          | 300                 |             |
|                    |                                    | $R_{L} = 2 k\Omega$ to 0V                                           |                      | 30       | 350                 |             |
|                    |                                    | $V_{ID} = -100 \text{ mV}$                                          |                      |          | 400                 |             |
| I <sub>SC</sub>    | Output Short Circuit Current       | Sourcing from V <sup>+</sup> , V <sub>ID</sub> = 200 mV<br>(Note 9) | 90                   | 120      |                     |             |
|                    |                                    | Sinking to V⁻, V <sub>ID</sub> = −200 mV<br>(Note 9)                | 90                   | 100      |                     | mA          |

| Symbol           | Parameter                    | Condition                                                   | Min      | Тур      | Max      | Units  |
|------------------|------------------------------|-------------------------------------------------------------|----------|----------|----------|--------|
|                  |                              |                                                             | (Note 7) | (Note 6) | (Note 7) |        |
| I <sub>OUT</sub> | Output Current               | $V_{ID} = \pm 200 \text{ mV}, V_O = 1 \text{ V}$ from rails |          | ±65      |          | mA     |
| Is               | Total Supply Current         | No Load, $V_{CM} = -4.5V$                                   |          | 1.5      | 2.4      |        |
| -                |                              |                                                             |          |          | 2.6      | mA     |
| SR               | Slew Rate                    | $A_{V} = +1, V_{I} = 8V$ Step, $R_{I} = 1 M\Omega$ ,        |          | 13.2     |          | V/µs   |
|                  | (Note 8)                     | C <sub>L</sub> = 10 pF                                      |          |          |          |        |
| R <sub>OUT</sub> | Close Loop Output Resistance | $A_V = +1, f = 100 \text{ kHz}$                             |          | 3        |          | Ω      |
| f <sub>u</sub>   | Unity Gain Frequency         | $R_{L} = 10 \text{ M}\Omega, C_{L} = 20 \text{ pF}$         |          | 7.9      |          | MHz    |
| GBWP             | Gain Bandwidth Product       | f = 50 kHz                                                  |          | 19.9     |          | MHz    |
| e <sub>n</sub>   | Input Referred Voltage Noise | f = 2 kHz                                                   |          | 14.7     |          | nV/√Hz |
| i <sub>n</sub>   | Input Referred Current Noise | f = 2 kHz                                                   |          | 1.3      |          | pA/√Hz |
| THD+N            | Total Harmonic Distortion    | A <sub>V</sub> = +2, R <sub>I</sub> = 100 kΩ, f = 1 kHz     |          | -87      |          | dB     |
|                  | +Noise                       | $V_0 = 8 V_{PP}$                                            |          |          |          |        |
| CT Rej.          | Crosstalk Rejection          | $f = 3 MHz$ . Driver $R_1 = 10 k\Omega$                     |          | 68       |          | dB     |

## ±15V Electrical Characteristics (Note 5)

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}C$ , V<sup>+</sup> = +15V, V<sup>-</sup> = -15V, V<sub>CM</sub> = 0V, V<sub>O</sub> = 0V, and R<sub>L</sub> > 1 M $\Omega$  to 0V. **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                    | Condition                                        | Min      | Тур      | Max        | Units       |
|--------------------|------------------------------|--------------------------------------------------|----------|----------|------------|-------------|
|                    |                              |                                                  | (Note 7) | (Note 6) | (Note 7)   |             |
| V <sub>OS</sub>    | Input Offset Voltage         | $V_{CM} = -14.5V$ and $V_{CM} = 14.5V$           | -5       | ±2       | +5         | mV          |
|                    |                              |                                                  | -6       |          | +6         |             |
| TC V <sub>OS</sub> | Input Offset Voltage         | $V_{CM} = -14.5V$ and $V_{CM} = 14.5V$           |          | ±2       |            | μV/°C       |
|                    | Temperature Drift            | (Note 10)                                        |          |          |            |             |
| I <sub>B</sub>     | Input Bias Current           | (Note 11)                                        | -2.0     | ±1.0     | +2.0       | ıΔ          |
|                    |                              |                                                  | -2.5     |          | +2.5       | μ           |
| I <sub>os</sub>    | Input Offset Current         |                                                  |          | 20       | 250        | nΔ          |
|                    |                              |                                                  |          |          | 300        |             |
| CMRR               | Common Mode Rejection Ratio  | $-15V \le V_{CM} \le 12V$                        | 74       | 88       |            |             |
|                    |                              |                                                  | 74       |          |            | dB          |
|                    |                              | $-15V \le V_{CM} \le 15V$                        | 72       | 80       |            | üb          |
|                    |                              |                                                  | 72       |          |            |             |
| PSRR               | Power Supply Rejection Ratio | $-10V \le V^+ \le 15V, V_{CM} = -14.5V$          | 78       | 100      |            | dB          |
|                    |                              | -                                                | 74       |          |            | <u>ub</u>   |
| CMVR               | Input Common Mode Voltage    | CMRR > 50 dB                                     |          | -15.3    | -15.1      |             |
|                    | Range                        |                                                  |          |          | -15        | v           |
|                    |                              |                                                  | 15.1     | 15.3     |            |             |
|                    |                              |                                                  | 15       |          |            |             |
| A <sub>VOL</sub>   | Large Signal Voltage Gain    | $-14V \le V_0 \le 14V$                           | 72       | 80       |            | dD          |
|                    |                              | $R_L = 10 \text{ k}\Omega \text{ to } 0\text{V}$ | 70       |          |            | uв          |
| Vo                 | Output Swing                 | $R_{\rm I} = 10 \ \rm k\Omega$ to 0V             |          | 100      | 350        |             |
| -                  | High                         | $V_{ID} = 100 \text{ mV}$                        |          |          | 400        |             |
|                    |                              | $B_{\rm L} = 2  k\Omega$ to 0V                   |          | 200      | 550        |             |
|                    |                              | $V_{\rm up} = 100  {\rm mV}$                     |          |          | 600        | mV from     |
|                    | Output Swing                 | B = 10  kO to  0  V                              |          | 20       | 450        | either rail |
|                    | Low                          | $V_{\rm m} = -100  {\rm mV}$                     |          |          | 500        |             |
|                    |                              |                                                  |          | 05       | 550        |             |
|                    |                              | $ H_{L}  = 2 \ K\Omega \text{ to } OV$           |          | 25       | 550<br>600 |             |
|                    |                              | $ V_{\rm ID} = -100  {\rm mV}$                   |          |          | 000        |             |

| Symbol           | Parameter                    | Condition                                                        | Min      | Тур      | Max      | Units  |
|------------------|------------------------------|------------------------------------------------------------------|----------|----------|----------|--------|
|                  |                              |                                                                  | (Note 7) | (Note 6) | (Note 7) |        |
| I <sub>SC</sub>  | Output Short Circuit Current | Sourcing from V <sup>+</sup> , V <sub>ID</sub> = 200 mV          |          | 140      |          |        |
|                  |                              | (Note 9)                                                         |          |          |          | m 1    |
|                  |                              | Sinking to V <sup>-</sup> , V <sub>ID</sub> = −200 mV            |          | 140      |          | ШA     |
|                  |                              | (Note 9)                                                         |          |          |          |        |
| I <sub>OUT</sub> | Output Current               | $V_{ID} = \pm 200 \text{ mV}, V_O = 1 \text{V}$ from rails       |          | ±70      |          | mA     |
| I <sub>s</sub>   | Total Supply Current         | No Load, $V_{CM} = -14.5V$                                       |          | 2.0      | 2.5      | m۸     |
|                  |                              |                                                                  |          |          | 3.0      | IIIA   |
| SR               | Slew Rate                    | $A_V = +1, V_I = 20V$ Step, $R_L = 1 M\Omega$ ,                  |          | 15.2     |          | V/µs   |
|                  | (Note 8)                     | $C_L = 10 \text{ pF}$                                            |          |          |          |        |
| f <sub>u</sub>   | Unity Gain Frequency         | $R_{L} = 10 \text{ M}\Omega, C_{L} = 20 \text{ pF}$              |          | 9        |          | MHz    |
| GBWP             | Gain Bandwidth Product       | f = 50 kHz                                                       |          | 21       |          | MHz    |
| e <sub>n</sub>   | Input Referred Voltage Noise | f = 2 kHz                                                        |          | 15.5     |          | nV/√Hz |
| i <sub>n</sub>   | Input Referred Current Noise | f = 2 kHz                                                        |          | 1        |          | pA/√Hz |
| THD+N            | Total Harmonic Distortion    | $A_V = +2, R_L = 100 \text{ k}\Omega, \text{ f} = 1 \text{ kHz}$ |          | -93      |          | dB     |
|                  | +Noise                       | $V_0 = 25 V_{PP}$                                                |          |          |          |        |
| CT Rej.          | Crosstalk Rejection          | f = 3 MHz, Driver $R_L = 10 \text{ k}\Omega$                     |          | 68       |          | dB     |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Rating indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. Note 2: Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC)

Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

Note 3: Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.

Note 4: The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

Note 5: Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ .

Note 6: Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.

Note 7: All limits are guaranteed by testing or statistical analysis.

Note 8: Slew rate is the slower of the rising and falling slew rates. Connected as a Voltage Follower.

**Note 9:** Short circuit test is a momentary test. Output short circuit duration is infinite for  $V_S \le 6V$  at room temperature and below. For  $V_S > 6V$ , allowable short circuit duration is 1.5 ms.

Note 10: Offset voltage temperature drift determined by dividing the change in V<sub>OS</sub> at temperature extremes into the total temperature change.

Note 11: Positive current corresponds to current flowing in the device.

www.national.com

## **Connection Diagrams**





## **Ordering Information**

| Package    | Part Number | Package Marking Transport Media |                         | NSC Drawing |
|------------|-------------|---------------------------------|-------------------------|-------------|
|            | LM7332MM    |                                 | 1k Unit Tape and Reel   |             |
| 8-Pin MSOP | LM7332MME   | AA5A                            | 250 Units Tape and Reel | MUA08A      |
|            | LM7332MMX   |                                 | 3.5k Unit Tape and Reel | ۰<br>•      |
|            | LM7332MA    |                                 | 95 Units/Rail           | MORA        |
| LM7332MAX  |             |                                 | 2.5k Unit Tape and Reel | IVIUOA      |





25°C

30

25°C

-40°C

30

 $V_{CM} = V + 0.5V$ 

35

40

20187527

40

20187526

40

20187524

85°C

20

85°C

125°C

20

25°C

85<sup>°</sup>C





25°C

5

7 9

25°C

20

 $V_{S}(V)$ 

40°C

10

I<sub>SINK</sub> (mA)

100

1000

20187530

. -40°C

V<sub>CM</sub> = V<sup>-</sup> + 0.5V

10

20187512

30

V<sub>CM</sub> (V)

11 13

20187515



Output Swing vs. Sourcing Current



Positive Output Swing vs. Supply Voltage





20187517

Positive Output Swing vs. Supply Voltage



Negative Output Swing vs. Supply Voltage







-23 100M

100M

-23

100M

-23

PHASE (

PHASE (

PHASE

www.national.com













Phase Margin vs. Capacitive Load









-PSRR vs. Frequency

















## **Application Information**

#### **ADVANTAGES OF THE LM7332**

#### Wide Operating Voltage Range

The LM7332 has an operating voltage from 2.5V to 32V which makes it suitable for industrial and automotive applications.

#### **RRIO with 100 mA Output Current**

The LM7332 takes advantages of National Semiconductor's VIP3 process which enables high current driving from the rails. Rail-to-rail output swing provides the maximum possible output dynamic range. The LM7332 eliminates the need to use extra transistors when driving large capacitive loads, therefore reducing the application cost and space.

#### -40°C to 125°C Operating Temperature Range

The LM7332 has an operating temperature ranging from -40° C to 125°C, which is Automotive Grade 1, and also meets most industrial requirements.

#### SOIC and MSOP Packages

The LM7332 are offered in both the standard SOIC package and the space saving MSOP package. Please refer to the Physical Dimensions on page 17 for details.

#### **OUTPUT VOLTAGE SWING CLOSE TO V-**

The LM7332's output stage design allows voltage swings to within millivolts of either supply rail for maximum flexibility and improved useful range. Because of this design architecture, with output approaching either supply rail, the output transistor Collector-Base junction reverse bias will decrease. With output less than a V<sub>be</sub> from either rail, the corresponding output transistor operates near saturation. In this mode of operation, the transistor will exhibit higher junction capacitance and lower f<sub>t</sub> which will reduce phase margin. With the Noise Gain (NG = 1 + R<sub>F</sub>/R<sub>G</sub>, R<sub>F</sub> and R<sub>G</sub> are external gain setting resistors) of 2 or higher, there is sufficient phase margin that this reduction in phase margin is of no consequence. However, with lower Noise Gain (<2) and with less than 150 mV to the supply rail, if the output loading is light, the phase margin reduction could result in unwanted oscillations.

In the case of the LM7332, due to inherent architectural specifics, the oscillation occurs only with respect to the output transistor at V- when output swings to within 150 mV of V-. However, if this output transistor's collector current is larger than its idle value of a few microamps, the phase margin loss becomes insignificant. In this case, 300  $\mu$ A is the required output transistor's collector current to remedy this situation. Therefore, when all the aforementioned critical conditions are present at the same time (NG < 2, V<sub>OUT</sub> < 150 mV from supply rails, & output load is light) it is possible to ensure stability by adding a load resistor to the output to provide the output transistor the necessary minimum collector current (300  $\mu$ A).

For 12V (or  $\pm 6V$ ) operation, for example, add a 39 k $\Omega$  resistor from the output to V<sup>+</sup> to cause 300  $\mu$ A output sinking current and ensure stability. This is equivalent to about 15% increase in total quiescent power dissipation.

#### DRIVING CAPACITIVE LOADS

The LM7332 is specifically designed to drive unlimited capacitive loads without oscillations. In addition, the output current handling capability of the device allows for good slewing characteristics even with large capacitive loads as shown in *Figure 1*. The combination of these features is ideal for applications such as TFT flat panel buffers, A/D converter input amplifiers and power transistor driver.

However, as in most op amps, addition of a series isolation resistor between the op amp and the capacitive load improves the settling and overshoot performance.

Output current drive is an important parameter when driving capacitive loads. This parameter will determine how fast the output voltage can change. Referring to *Figure 1*, two distinct regions can be identified. Below about 10,000 pF, the output Slew Rate is solely determined by the op amp's compensation capacitor value and available current into that capacitor. Beyond 10 nF, the Slew Rate is determined by the op amp's available output current. An estimate of positive and negative slew rates for loads larger than 100 nF can be made by dividing the short circuit current value by the capacitor.



## FIGURE 1. Settling Time and Slew Rate vs. Capacitive Load

#### ESTIMATING THE OUTPUT VOLTAGE SWING

It is important to keep in mind that the steady state output current will be less than the current available when there is an input overdrive present. For steady state conditions, *Figure 2* and *Figure 3* plots can be used to predict the output swing. These plots also show several load lines corresponding to loads tied between the output and ground. In each case, the intersection of the device plot at the appropriate temperature with the load line would be the typical output swing possible for that load. For example, a 600 $\Omega$  load can accommodate an output swing to within 100 mV of V- and to 250 mV of V+ (V<sub>S</sub> = ±5V) corresponding to a typical 9.65 V<sub>PP</sub> unclipped swing.









FIGURE 3. Steady State Output Sinking Characteristics with Load Lines

## OUTPUT SHORT CIRCUIT CURRENT AND DISSIPATION ISSUES

The LM7332 output stage is designed for maximum output current capability. Even though momentary output shorts to ground and either supply can be tolerated at all operating voltages, longer lasting short conditions can cause the junction temperature to rise beyond the absolute maximum rating of the device, especially at higher supply voltage conditions. Below supply voltage of 6V, the output short circuit condition can be tolerated indefinitely.

With the op amp tied to a load, the device power dissipation consists of the quiescent power due to the supply current flow into the device, in addition to power dissipation due to the load current. The load portion of the power itself could include an average value (due to a DC load current) and an AC component. DC load current would flow if there is an output voltage offset, or the output AC average current is non-zero, or if the op amp operates in a single supply application where the output is maintained somewhere in the range of linear operation. Therefore:

| $P_{\text{TOTAL}} = P_{\text{Q}} + P_{\text{DC}} + P_{\text{AC}}$ |                        |
|-------------------------------------------------------------------|------------------------|
| $P_Q = I_S \cdot V_S$                                             | Op Amp Quiescent Power |
|                                                                   | Dissipation            |
| $P_{DC} = I_{O} \cdot (V_{r} - V_{o})$                            | DC Load Power          |
| P <sub>AC</sub> = See Table 1 below                               | AC Load Power          |
| whoro:                                                            |                        |

where:

I<sub>S</sub>: Supply Current

V<sub>S</sub>: Total Supply Voltage (V<sup>+</sup> – V<sup>-</sup>)

V<sub>O</sub>: Average Output Voltage

 $V_r$ : V<sup>+</sup> for sourcing and V<sup>-</sup> for sinking current

Table 1 below shows the maximum AC component of the load power dissipated by the op amp for standard Sinusoidal, Triangular, and Square Waveforms:

TABLE 1. Normalized AC Power Dissipated in the Output Stage for Standard Waveforms

| P <sub>AC</sub> (W.Ω/V²) |                         |                         |  |  |
|--------------------------|-------------------------|-------------------------|--|--|
| Sinusoidal               | Triangular              | Square                  |  |  |
| 50.7 x 10 <sup>-3</sup>  | 46.9 x 10 <sup>-3</sup> | 62.5 x 10− <sup>3</sup> |  |  |

The table entries are normalized to  $V_S^2/R_L$ . To figure out the AC load current component of power dissipation, simply multiply the table entry corresponding to the output waveform by the factor  $V_S^2/R_L$ . For example, with ±12V supplies, a 600 $\Omega$  load, and triangular waveform power dissipation in the output stage is calculated as:

$$P_{AC} = (46.9 \text{ x } 10^{-3}) \cdot [24^2/600] = 45.0 \text{ mW}$$

The maximum power dissipation allowed at a certain temperature is a function of maximum die junction temperature (T<sub>J</sub> (MAX)) allowed, ambient temperature T<sub>A</sub>, and package thermal resistance from junction to ambient,  $\theta_{JA}$ .

$$P_{D(MAX)} = \frac{T_{J(MAX)} - T_A}{\theta_{JA}}$$

For the LM7332, the maximum junction temperature allowed is 150°C at which no power dissipation is allowed. The power capability at  $25^{\circ}$ C is given by the following calculations:

For MSOP package:

$$P_{D(MAX)} = \frac{150^{\circ}C - 25^{\circ}C}{235^{\circ}C/W} = 0.53W$$

For SOIC package:

$$\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = \frac{150^{\circ}\mathsf{C} - 25^{\circ}\mathsf{C}}{165^{\circ}\mathsf{C}/\mathsf{W}} = 0.76\mathsf{W}$$

Similarly, the power capability at 125°C is given by: For MSOP package:

$$P_{D(MAX)} = \frac{150^{\circ}C - 125^{\circ}C}{235^{\circ}C/W} = 0.11W$$

For SOIC package:

$$\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = \frac{150^{\circ}\mathrm{C} - 125^{\circ}\mathrm{C}}{165^{\circ}\mathrm{C}/\mathrm{W}} = 0.15\mathrm{W}$$

*Figure 4* shows the power capability vs. temperature for MSOP and SOIC packages. The area under the maximum thermal capability line is the operating area for the device. When the device works in the operating area where  $P_{TOTAL}$  is less than  $P_{D(MAX)}$ , the device junction temperature will remain below 150°C. If the intersection of ambient temperature and package power is above the maximum thermal capability line, the junction temperature will exceed 150°C and this should be strictly prohibited.





When high power is required and ambient temperature can't be reduced, providing air flow is an effective approach to reduce thermal resistance therefore to improve power capability.

#### APPLICATION HINTS ON SUPPLY DECOUPLING

The use of supply decoupling is mandatory in most applications. As with most relatively high speed/high output current op amps, best results are achieved when each supply line is decoupled with two capacitors; a small value ceramic capacitor (~0.01  $\mu$ F) placed very close to the supply lead in addition to a large value Tantalum or Aluminum capacitor (> 4.7  $\mu$ F). The large capacitor can be shared by more than one device if necessary. The small ceramic capacitor maintains low supply impedance at high frequencies while the large capacitor will act as the charge "bucket" for fast load current spikes at the op amp output. The combination of these capacitors will provide supply decoupling and will help keep the op amp oscillation free under any load.

#### SIMILAR HIGH CURRENT OUTPUT DEVICES

The LM6172 has a higher GBW of 100 MHz and over 80 mA of current output. There is also a single version, the LM6171. The LM7372 has 120 MHz of GBW and 150 mA of current output. The LM7372 is available in a small pin LLP package, an 8-pin PSOP, and 16-pin SOIC packages with higher power dissipation.

The LME49600 buffer has 250 mA of current out and a 110 MHz bandwidth. The LME49600 is available in a TO-263 package for higher power dissipation.

The LM7322 is a rail-to-rail input and output part with a slightly higher GBW of 20 MHz. It has current capability of 40 mA sourcing and 65 mA sinking, and can drive unlimited capacitive loads. The LM7322 is available in both MSOP and SOIC packages.

Detailed information on these parts can be found at www.national.com.

#### Physical Dimensions inches (millimeters) unless otherwise noted B .118±.004 [3±0.1] NOT INCLUDING MOLD FLASH .006[0.15] MAX PER END (.189) [4.8] .118±.004 [3±0.1] NOT INCLUDING MOLD FLASH .193±.006 [4.9±0.15] (8X .040 [1.02] PIN 1 IDENT-(8X .016 [0.41] (6X .0256) 6X .0256 [0.65] RECOMMENDED LAND PATTERN -GAGE PLANE R.005 TYP [0.13] .010 [0.25] R.005 TYP [0.13] T .043 MAX [1.09] (.034 [0.86] A .004 [0.1] A .007±.002 TYP [0.18±0.05] 012:004 ∠ C° - 6° TYP 8 X SEATING PLANE .021±.005 [0.53±0.12] TYP .002-.006 [0.06-0.15] TYP [ 0.3<sup>+0.10</sup> [ 0.3<sup>-0.05</sup>] ⊕ .002 [0.05]@ BS CS (.0375 TYP) [0.953] CONTROLLING DIMENSION IS INCH VALUES IN [ ] ARE MILLIMETERS MUA08A (Rev F) 8-Pin MSOP NS Package Number MUA08A 4.9±0.1 [.193±.004] NOT INCLUDING MOLD FLASH 0.15[.006] MAX PER END A 8X (0 .6 .02 В 8X (5.2) [.20] 3.9±0.1 [.154±.004] NOT INCLUDING MOLD FLASH 6±0.2 [.236±.008] 6X (1.27) RECOMMENDED LAND PATTERN -PIN 1 ID R0.18±0.02 [.007±.0008] 1.35-1.75 [.053-.069] 6X 1.27 [.050] 45°X 0.25-0.50 [.010-.020] R0.23±0.02 [.009±.0008] (1.45 [.057] 0.25 [.010] GAGE PLAN 0° - 8° 0.1[.004] C Ŧ C -SEATING PLANE 0.10-0.25 [.004-.010] TYP 0.190-0.248 [.0075-.0098] TYP 8X 0.35-0.51 [.0138-.0200] 0.41-1.27 [.016-.050] 0.25[.010]@ C AS BS (1.04) CONTROLLING DIMENSION IS MILLIMETER VALUES IN [] ARE INCHES DIMENSIONS IN ( ) FOR REFERENCE ONLY M08A (Rev L) 8-Pin SOIC NS Package Number M08A

## Notes

| For more National Semiconductor product information and proven design tools, visit the following web sites at: |                              |                         |                                |
|----------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------|--------------------------------|
| Products                                                                                                       |                              | Design Support          |                                |
| Amplifiers                                                                                                     | www.national.com/amplifiers  | WEBENCH                 | www.national.com/webench       |
| Audio                                                                                                          | www.national.com/audio       | Analog University       | www.national.com/AU            |
| Clock Conditioners                                                                                             | www.national.com/timing      | App Notes               | www.national.com/appnotes      |
| Data Converters                                                                                                | www.national.com/adc         | Distributors            | www.national.com/contacts      |
| Displays                                                                                                       | www.national.com/displays    | Green Compliance        | www.national.com/quality/green |
| Ethernet                                                                                                       | www.national.com/ethernet    | Packaging               | www.national.com/packaging     |
| Interface                                                                                                      | www.national.com/interface   | Quality and Reliability | www.national.com/quality       |
| LVDS                                                                                                           | www.national.com/lvds        | Reference Designs       | www.national.com/refdesigns    |
| Power Management                                                                                               | www.national.com/power       | Feedback                | www.national.com/feedback      |
| Switching Regulators                                                                                           | www.national.com/switchers   |                         |                                |
| LDOs                                                                                                           | www.national.com/ldo         |                         |                                |
| LED Lighting                                                                                                   | www.national.com/led         |                         |                                |
| PowerWise                                                                                                      | www.national.com/powerwise   |                         |                                |
| Serial Digital Interface (SDI)                                                                                 | www.national.com/sdi         |                         |                                |
| Temperature Sensors                                                                                            | www.national.com/tempsensors |                         |                                |
| Wireless (PLL/VCO)                                                                                             | www.national.com/wireless    |                         |                                |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2008 National Semiconductor Corporation

For the most current product information visit us at www.national.com



Americas Technical Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959

National Semiconductor

National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com German Tel: +49 (0) 180 5010 771 English Tel: +44 (0) 870 850 4288 National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com